CPEG 455 Lab 1 Shane Cincotta

10/21/19

#### Abstract:

The goals of this lab are split into 3 parts:

- 1. Gather a node profile, edge profile and path profile of a function.
- 2. Use the PAPI hardware counter library to measure the memory hierarchy performance (L1, L2 AND TLB cache misses) of the paths in the function.
- 3. Change the order of memory accesses to achieve a minimum and maximum L2 cache miss rate.

### **Detailed Strategy:**

To begin, I had to gather three types of profiles of the function *func*.

### Node Profile Strategy

Struct s1 has 5 attributes, *int* a,b,c,d,e. This is conveniently setup as a node so I will use an instance of this struct to represent my node (s1 \*node). To complete my node, I needed to add 2 more attributes to s1- *int* START and *int* END. I then analyzed the control flow within *func* to create a total path.



Fig 1. Total paths

Within *func,* nodes were inserted and incremented within each control flow statement whenever that branch was taken.

Fig 2. Inserting and incrementing nodes

The values of the nodes were then printed out, representing how many times the nodes were accessed.

Fig 3. Results of running node profile on func w/ input 1

# Path Profile Strategy

To gather the path profile, I first made a list of paths called *paths\_list* which represents every possible path that can be taken. Then I used the path profiling algorithm as outlined in *lec5\_profiling.pdf* to determine the sum of each individual path.

|                                                               | (10)                                                                  | 0 3                                                                    |
|---------------------------------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------|
| Vectex<br>5tart:6<br>A:4<br>B:2<br>C:2<br>D:2<br>E:1<br>End:1 | Edge.  E-end: 0  D-END: 0  D-E: 1  L-D: 0  A-D: 0  A-C: 2  START-A: 0 | Paths 5-A-C-D-E-END3 5-A-D-E-END1 5-A-D-E-END1 5-B-D-E-END5 5-B-D-END9 |
|                                                               | START-BIT                                                             |                                                                        |

Fig 4. Using algorithm to calculate path sums

I then created a variable *int count* which represents the path sum. I used the results of the data in figure 4 to determine where and how much to increment *count* within *func* (figure 2 shows where *count* is incremented). The final value of *count* after each iteration of *func* is the index of *path\_list* where the path resides. For example, if the value of *count* is 4, the path taken was *path\_list[4]* which corresponds to path *S-B-D-END* (figure 4). The total amount of times the path was taken is then printed

File Edit View Search Terminal Help

VERSION 3: PATH PROFILE

START-A-D-END: 3821

SART-A-C-D-END: 1196

START-A-C-D-E-END: 2457

START-B-D-END: 2526

START-B-D-E-END: 0

Fig 5. Results of running edge profile on func w/ input 1

below.

# Edge Profile Strategy

To begin, I determined every edge and created a list <code>edge\_list</code> of the same size, each index represents a different edge. The results from the path profile were then used to construct the edge profile. The edge frequency was calculated by adding the path profile frequencies from every path which contains that specific edge. For example, to calculate the edge frequency for edge <code>START-A</code>, the profile frequencies of the paths which contain the edge <code>START-A</code> were added together. This number represents the total uses of edge <code>START-A</code>. The location within <code>edge\_list</code> which contains that specific edge is then updated to contain the edge frequency for each edge.

```
File Edit View Search Terminal Help
END: 10000

VERSION 2: EDGE PROFILE
S-A: 7474
S-B: 2526
A-C: 3653
C-D: 3653
A-D: 3821
B-D: 2526
D-E: 2457
D-END: 7543
E-END: 2457
```

Fig 6. Results of running path profile on func w/ input 1

### Hardware counter strategy

The hardware counters were constructed by adding 3 events to *int events[]*, *PAPI\_L1\_DCM*, *PAPI\_L2\_DCM* and *PAPI\_TLB\_DM*. These 3 events correspond to level 1 data cache misses, level 2 data cache misses and TLB data cache misses. They were then added to the eventset in *main*. *PAPI\_start and* PAPI\_stop were then wrapped around the location where *func* is called. The results were stored in the list *values*.

```
File Edit View Search Terminal Help

CACACHE MISS: 401

L1 CACHE MISS: 62425873

TLB CACHE MISS: 4751

cincotta@cpeg655:~/CPEG455/Labs/Lab1$
```

### Fig 7. Result of cache misses on func w/ input 2

# Minimum and maximum L2 cache miss strategy

To maximize the L2 cache miss rate, I implemented the stride *for loop* deoptimization technique utilized in the previous lab. I wrapped every *for loop* in *func* with a stride of 15.

Fig 8. Using a stride to deoptimize for loops

This deoptimizes a *for loop* by reducing the effectiveness of spatial locality. Spatial locality refers to the repeated use of data elements within relatively close memory locations (cache). If the stride is long enough, the space between data elements becomes greater than that which is provided by spatial locality. The stride length necessary to completely deoptimize this code is 15. The deoptimization is now at a maximum, so I now need to optimize the L2 cache miss rate.

```
File Edit View Search Terminal Help

L2 CACHE MISS: 5210

L1 CACHE MISS: 288916186

TLB CACHE MISS: 13248

cincotta@cpeg655:~/CPEG455/Labs/Lab1$
```

Fig 9. Result of cache misses w/ stride = 15

To minimize the L2 cache miss rate, I first need to eliminate my stride as well as parallelize my program. To parallelize my program I used *fork()*. I let the child process work on half the list, and the parent work on the other half.

Fig 10. Implementing parallelization

```
File Edit View Search Terminal Help
L2 CACHE MISS: 58
L1 CACHE MISS: 28875334
TLB CACHE MISS: 2271
cincotta@cpeg655:~/CPEG455/Labs/Lab1$
```

Fig 11. L2 cache miss with parallelization

### Results:

# **Profiling results**

Once all 3 profiling versions were constructed, they were run on *func* with 2 sets of input.



Fig 12. Running 3 profiles on 2 data sets

### Hardware counter results

As shown in figure 7, the initial L2 cache miss rate was ~400. The stride deoptimization technique did in fact increase the L2 cache miss rate, now I had to deoptimize it enough to cause the maximum amount of cache misses. To do this, I experimented with different stride values. I found that a stride of 15 caused the most amount of cache misses (~5k), this can be compared to the cache misses without a stride (~400). I found that if I increased the stride above 16, the L2 cache miss rate would reduce. This is most likely due to spatial locality. The processor assumes that programs will take use of spatial locality, and thus if an element is accessed, there is a high probability that the following data elements will be accessed. To prepare for this, the CPU loads the next 15 data elements into the cache whenever a specific element is accessed. Thus by having a stride of 15 the processor will load the first element accessed, as well as the succeeding 15 elements, but the stride of 15 skips the 15 succeeding elements and thus they never get accessed. Thus all optimization due to spatial locality is eliminated.

The results of deoptimizing the L2 cache miss rate was successful. Using parallelization, the L2 cache miss rate dropped to ~60 (fig 11). This is because the cache hierarchy is capable of carrying out multiple memory requests. By using parallelism, a virtual cache is created giving the illusion to the processes that they each have their own dedicated cache. These concepts combined with the reduced *for loop* length (half the length for each process) result in a lower L2 cache miss rate. To increase the L2 cache miss rate further, one could use multiple instances of *fork()*.

### Conclusion:

The results of this lab were largely successful. A node profile, edge profile and path profile were derived from the function *func*. It depicts the frequency of each node, edge as well as path.

Hardware counters were also successfully implemented to record the number of L1, L2 and TLB cache misses. The function *func* was then optimized and deoptimized to result in the minimum and maximum L2 cache misses. It was deoptimized using a stride of length 15. It was optimized by implementing parallelism. Both of these techniques were successful and increasing and decreasing the number of L2 cache miss.